Job Details

ID #54918522
State Colorado
City Centennial
Job type Full-time
Salary USD TBD TBD
Source SEAKR Engineering
Showed 2025-12-05
Date 2025-12-05
Deadline 2026-02-03
Category Et cetera
Create resume
Apply Now

Senior Verification Engineer

Colorado, Centennial 00000 Centennial USA
Apply Now

SEAKR is currently seeking a Verification Engineer who is responsible for developing verification and simulation strategies, conducting design reviews, creating a digital test plan and providing coverage metrics. The Engineer is responsible for the construction and maintenance of simulation environments using System Verilog with UVM (Universal Verification Methodology), and performing and evaluating regression tests for a design under test. The candidate must be able to extract and derive test requirements and sequences for an interface or interfaces based on available design documentation and requirements. Ability to architect and construct full test environments for complex devices using UVM, including coverage, is required. The candidate shall be capable of diagnosing sophisticated test failures and filing results, and be capable of analyzing code coverage to adjust agent sequence behavior. Ability to provide direction to less senior verification engineers is required. Ability to lead a team of verification engineers to fully verify a device is required. Ability to use simulation tools such as Mentor Graphics Modelsim/Questasim for simulation debug and reporting is required. Ability to analyze Verilog RTL to diagnose test failures is required. Ability to analyze VHDL is a plus. Must be able to work effectively under pressure to meet tight deadlines.Experience verifying Ethernet and PCIe designs a plus.Experience using/integrating verification IP into existing environments a plus Experience verifying DSP related designs a plus.

Apply Now Report job